Category

share

FPGA Implementation of MIL-STD-1553B Bus Protocol

FPGA Implementation of MIL-STD-1553B Bus Protocol

 

Marketed By :  LAP LAMBERT Academic Publishing   Sold By :  Kamal Books International  
Delivery in :  10-12 Business Days

 
₹ 4,835

Availability: Out of stock

 

Delivery :

5% Cashback on all Orders paid using MobiKwik Wallet T&C

Free Krispy Kreme Voucher on all Orders paid using UltraCash Wallet T&C
Product Out of Stock Subscription

(Notify me when this product is back in stock)

  • Product Description
 

Modern day avionics and satellite communication systems communicate with each other using MIL-STD- 1553B bus protocol. This book aim to provide an intensive study for the software and hardware level implementation of MIL-STD-1553B bus protocol on FPGA board using a new methodology of digital phase lock loop (DPLL). The book describes the basics of bus protocol, modular level implementation of different units of protocol and software & hardware implementation issues and their solutions. ISE Xilinx Spartan 3 FPGA kit is used for the execution of different modules of protocol like UART, Bus Controller, Manchester encoder/decoder and DPLL. DPLL is used for data clock recovery from encoded Manchester data of the channel at receiver end, instead of implementing common practice of initiating a separate clock for encoded Manchester data processing. Usage of DPLL, resolves the synchronization issues, a major concern in high data rate embedded systems and increases the integrity and reliability of the system. The actual implementation of different transactions of bus i.e. BC to RT and RT to RT is discussed in detailed.

Product Specifications
SKU :COC91937
Country of ManufactureIndia
Product BrandLAP LAMBERT Academic Publishing
Product Packaging InfoBox
In The Box1 Piece
Product First Available On ClickOnCare.com2015-10-08
0 Review(s)