Category

High Throughput Low Power Architecture for Network-on-chip

 

Marketed By :  LAP LAMBERT Academic Publishing   Sold By :  Kamal Books International  
Delivery in :  10-12 Business Days

 
₹ 5,066

Availability: Out of stock

 

Delivery :

Product Out of Stock Subscription

(Notify me when this product is back in stock)

  • Product Description
 

To keep pace with market demand for more performance and functionality in electronic products like mobile phones, digital cameras, computers and digital televisions, manufacturers pack billions of transistors onto a single chip. Increasing transistor density, higher operating frequencies drive today's semiconductor industry scenery. Under these conditions, there is a desire to create Network-on-Chip (NoC); the implementation and integration of multiple computer or entire electronic systems (microcontroller, memory block, timers, peripherals, etc..) on a single chip. High throughput architecture to achieve high performance NoC is the target for the proposed research. The proposed architecture can also improve the latency of the network. Another proposed research area is to design a low power switch to achieve power-efficient NoC. To the best of our knowledge, this is the first in depth analysis on circuit level to optimize performance of different NoC typologies.

Product Specifications
SKU :COC56334
Country of ManufactureIndia
Product BrandLAP LAMBERT Academic Publishing
Product Packaging InfoBox
In The Box1 Piece
0 Review(s)