Call Us 080-41656200 (Mon-Sat: 10AM-8PM)
Free Shipping above Rs. 1499
Cash On Delivery*

Power Integrity Techniques in Nanometer VLSI Design

 

Marketed By :  LAP LAMBERT Academic Publishing   Sold By :  Kamal Books International  
Delivery in :  10-12 Business Days

 

Check Your Delivery Options

 
Rs. 4,396

Availability: In stock

 
  • Product Description
 

This book includes three major components in details: (1) Efficient algorithms to reduce the voltage noise of on-chip power grid networks without considering process variations in traditional VLSI design are discussed. The algorithms are based on the Sequence of Linear Programming (SLP) as the optimization engine and a scheme through circuit partitioning to handle large-sized million nodes of circuit analysis. (2) A statistical model order reduction technique called Statistical Spectrum Model Order Reduction (SSMOR) is proposed to address the variation of nanometer VLSI fabrication. The analysis is based on the Hermite polynomial chaos representation of random processes. (3) Moreover, a stochastic method is proposed to analyze the variation of voltage drop in on-chip power grid networks considering lognormal leakage current variations with spatial correlations. A novel noise reduction technique for power grid networks in VLSI design is proposed in the presence of variational leakage current sources. The optimization engines are based on both sensitivity-based conjugate gradient method and sequence of linear programming approach.

Product Specifications
SKU :COC17116
AuthorJeffrey Fan
LanguageEnglish
BindingPaperback
Number of Pages132
Publishing Year2010-09-12T00:00:00.000
ISBN978-3843381970
Edition1 st
Book TypeElectronics & communications engineering
Country of ManufactureIndia
Product BrandLAP LAMBERT Academic Publishing
Product Packaging InfoBox
In The Box1 Piece
Product First Available On ClickOnCare.com2015-07-25 00:00:00